

# A 13.3 mΩ, 4 A, Integrated Power Switch with 12V/24V Input Lockout Select and Analog Current Monitor Output

### **General Description**

The SLG59H1017V is a high-performance 13.3 m $\Omega$  NMOS power switch designed to control 12 V or 24 V power rails up to 4 A. Using a proprietary MOSFET design, the SLG59H1017V achieves a stable 13.3 m $\Omega$  RDS<sub>ON</sub> across a wide input voltage range. In combining novel FET design and copper pillar interconnects, the SLG59H1017V package also exhibits a low thermal resistance for high-current operation.

Designed to operate over a -40°C to 85°C range, the SLG59H1017V is available in a low thermal resistance, RoHS-compliant, 1.6 x 3.0 mm STQFN package.

#### **Features**

- · Wide Operating Input Voltage: 12 V or 24 V
- · Maximum Continuous Switch Current: 4 A
- · Automatic nFET SOA Protection
- High-performance MOSFET Switch Low RDS<sub>ON</sub>: 13.3 m $\Omega$  at V<sub>IN</sub> = 24 V Low  $\Delta$ RDS<sub>ON</sub>/ $\Delta$ V<sub>IN</sub>: <0 .05 m $\Omega$ /V Low  $\Delta$ RDS<sub>ON</sub>/ $\Delta$ T: < 0.06 m $\Omega$ /°C
- Pin-selectable 12V/24V Input Overvoltage and Undervoltage Lockout
- · Capacitor-adjustable Inrush Current Control
- Two stage Current Limit Protection:
   Resistor-adjustable Active Current Limit
   Internal Short-circuit Current limit
- Open Drain FAULT Signaling
- Analog MOSFET Current Monitor Output: 10 μA/A
- Fast 4 kΩ Output Discharge
- Pb-Free / Halogen-Free / RoHS Compliant Packaging

### **Pin Configuration**



18-pin STQFN 1.6 x 3.0 mm, 0.40mm pitch (Top View)

#### **Applications**

- · Power-Rail Switching
- Multifunction Printers
- · Large-format Copiers
- · Telecommunications Equipment
- High-performance Computing
   12 V and 24 V Point-of-Load Power Distribution
- Motor Drives

### **Block Diagram and 3 A Typical Application Circuit**





## **Pin Description**

| Pin# | Pin Name | Type   | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | ON       | Input  | A low-to-high transition on this pin initiates the operation of the SLG59H1017V's state machine. ON is an asserted HIGH, level-sensitive CMOS input with $V_{\rm IL} < 0.3$ V and $V_{\rm IH} > 0.9$ V. As the ON pin input circuit does not have an internal pull-down resistor, connect this pin to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller – do not allow this pin to be open-circuited.                                                                                                                       |
| 2    | GND      | GND    | Pin 2 is a low-current GND terminal for the SLG59H1017V. Connect directly to Pin 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3    | GND      | GND    | Pin 3 is the main ground connection for the SLG59H1017V's internal charge pump, its gate drive and current-limit circuits as well as its internal state machine. Therefore, use a short, stout connection from Pin 3 to the system's analog or power plane.                                                                                                                                                                                                                                                                                                                     |
| 4-8  | VIN      | MOSFET | VIN supplies the power for the operation of the SLG59H1017V, its internal control circuitry, and the drain terminal of the nFET power switch. With 5 pins fused together at VIN, connect a 47 $\mu$ F (or larger) low-ESR capacitor from this pin to ground. Capacitors used at VIN should be rated at 50 V or higher.                                                                                                                                                                                                                                                          |
| 9-13 | VOUT     | MOSFET | Source terminal of n-channel MOSFET (5 pins fused for VOUT). Connect a 47 $\mu$ F (or larger) low-ESR capacitor from this pin to ground. Capacitors used at VOUT should be rated at 50 V or higher.                                                                                                                                                                                                                                                                                                                                                                             |
| 14   | SEL      | Input  | As a low logic-level CMOS input with V $_{IL}$ < 0.3 V and V $_{IH}$ > 1.65 V, SEL selects one of two undervoltage/overvoltage lockout windows. When SEL = LOW, the V $_{IN}$ undervoltage/overvoltage lockout window is set for 12 V $\pm$ 10% applications. When SEL = HIGH, the V $_{IN}$ undervoltage/overvoltage lockout window is set for 24 V $\pm$ 5% applications. See the Electrical Characteristics table for additional information.                                                                                                                                |
| 15   | FAULT    | Output | An open drain output, $\overline{\text{FAULT}}$ is asserted within $\overline{\text{TFAULT}}_{\text{LOW}}$ when a $V_{\text{IN}}$ undervoltage, $V_{\text{IN}}$ overvoltage, a current-limit, or an over-temperature condition is detected. $\overline{\text{FAULT}}$ is deasserted within $\overline{\text{TFAULT}}_{\text{HIGH}}$ when the fault condition is removed. Connect a 100 k $\Omega$ external resistor from the $\overline{\text{FAULT}}$ pin to local system logic supply.                                                                                        |
| 16   | CAP      | Output | A low-ESR, stable dielectric, ceramic surface-mount capacitor connected from CAP pin to GND sets the V <sub>OUT</sub> slew rate and overall turn-on time of the SLG59H1017V. For best performance, the range for C <sub>SLEW</sub> values are 10 nF $\leq$ C <sub>SLEW</sub> $\leq$ 20 nF $-$ please see typical characteristics for additional information. Capacitors used at the CAP pin should be rated at 10 V or higher. See equation for selecting capacitor and start-up slewing.                                                                                       |
| 17   | IOUT     | Output | IOUT is the SLG59H1017V's power MOSFET load current monitor output. As an analog output current, this signal when applied to a ground-reference resistor generates a voltage proportional to the current through the n-channel MOSFET. The I <sub>OUT</sub> transfer characteristic is typically 10 $\mu$ A/A with a voltage compliance range of 0.5 V $\leq$ V <sub>IOUT</sub> $\leq$ 4 V. Optimal I <sub>OUT</sub> linearity is exhibited for 0.5 A $\leq$ I <sub>DS</sub> $\leq$ 4 A. In addition, it is recommended to bypass the IOUT pin to GND with a 0.18 nF capacitor. |
| 18   | RSET     | Input  | A 1%-tolerance, metal-film resistor between 20 k $\Omega$ and 91 k $\Omega$ sets the SLG59H1017V's active current limit. A 91 k $\Omega$ resistor sets the SLG59H1017V's active current limit to 1 A and a 20 k $\Omega$ resistor sets the active current limit to 4.5 A.                                                                                                                                                                                                                                                                                                       |

## **Ordering Information**

| Part Number   | Туре                         | Production Flow             |
|---------------|------------------------------|-----------------------------|
| SLG59H1017V   | STQFN 18L FC                 | Industrial, -40 °C to 85 °C |
| SLG59H1017VTR | STQFN 18L FC (Tape and Reel) | Industrial, -40 °C to 85 °C |

000-0059H1017-101 Page 2 of 34



### **Absolute Maximum Ratings**

| Parameter                                        | Description                                             | Description Conditions                                                                                                  |      |    |                 |      |
|--------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|----|-----------------|------|
|                                                  |                                                         | Continuous                                                                                                              | -0.3 |    | 30              | V    |
| V <sub>IN</sub> to GND                           | Power Switch Input Voltage to GND                       | Maximum pulsed V <sub>IN</sub> , pulse width <0.1s                                                                      |      |    | 32              | V    |
| V <sub>OUT</sub> to GND                          | Power Switch Output Voltage to GND                      |                                                                                                                         | -0.3 |    | V <sub>IN</sub> | V    |
| ON, SEL, CAP,<br>RSET, IOUT, and<br>FAULT to GND | ON, SEL, CAP, RSET, IOUT, and FAULT Pin Voltages to GND |                                                                                                                         | -0.3 |    | 7               | V    |
| T <sub>S</sub>                                   | Storage Temperature                                     |                                                                                                                         | -65  |    | 150             | °C   |
| ESD <sub>HBM</sub>                               | ESD Protection                                          | Human Body Model                                                                                                        | 2000 |    |                 | V    |
| ESD <sub>CDM</sub>                               | ESD Protection                                          | Charged Device Model                                                                                                    | 500  |    |                 | V    |
| MSL                                              | Moisture Sensitivity Level                              |                                                                                                                         |      | 1  |                 |      |
| $\theta_{JA}$                                    | Package Thermal Resistance,<br>Junction-to-Ambient      | 1.6 x 3.0 mm 18L STQFN; Determined with the device mounted onto a 1 in <sup>2</sup> , 1 oz. copper pad of FR-4 material |      | 40 |                 | °C/W |
| MOSFET IDS <sub>CONT</sub>                       | Continuous Current from VIN to VOUT                     | T <sub>J</sub> < 150°C                                                                                                  |      |    | 4               | Α    |
| MOSFET IDS <sub>PEAK</sub>                       | Peak Current from VIN to VOUT                           | Maximum pulsed switch current, pulse width < 1 ms                                                                       |      |    | 6               | Α    |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics**

12 V  $\leq$  V<sub>IN</sub>  $\leq$  24 V; C<sub>IN</sub> = 47  $\mu$ F, T<sub>A</sub> = -40°C to 85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25°C

| Parameter           | Description                                   | Conditions                                                                  | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| $V_{IN}$            | Operating Input Voltage                       |                                                                             | 10.8 |      | 25.2 | V    |
| V                   | V Overveltage Leekeut Threshold               | V <sub>IN</sub> ↑; SEL = HIGH                                               | 25.3 | 27   | 28.5 | V    |
| $V_{IN(OVLO)}$      | V <sub>IN</sub> Overvoltage Lockout Threshold | V <sub>IN</sub> ↑; SEL = LOW                                                | 13.3 | 13.7 | 14.5 | V    |
| V                   | V <sub>IN</sub> Undervoltage Lockout          | V <sub>IN</sub> ↓; SEL = HIGH                                               | 19.5 | 20.5 | 21.5 | V    |
| $V_{IN(UVLO)}$      | Threshold                                     | V <sub>IN</sub> ↓; SEL = LOW                                                | 9.7  | 10.2 | 10.7 | V    |
| IQ                  | Quiescent Supply Current                      | ON = HIGH; I <sub>DS</sub> = 0 A                                            |      | 0.5  | 0.6  | mA   |
| I <sub>SHDN</sub>   | OFF Mode Supply Current                       | ON = LOW; I <sub>DS</sub> = 0 A                                             |      | 1    | 3    | μΑ   |
| DDC                 | ON Desigtance                                 | T <sub>A</sub> = 25°C; I <sub>DS</sub> = 0.1 A                              |      | 13.3 | 14   | mΩ   |
| RDS <sub>ON</sub>   | ON Resistance                                 | T <sub>A</sub> = 85°C; I <sub>DS</sub> = 0.1 A                              |      | 16.8 | 19   | mΩ   |
| MOSFET IDS          | Current from VIN to VOUT                      | Continuous                                                                  |      |      | 4    | Α    |
|                     | Active Current Limit, I <sub>ACL</sub>        | $V_{OUT} > 0.5 \text{ V; R}_{SET} = 30.1 \text{ k}\Omega$                   | 3.0  | 3.19 | 3.5  | Α    |
| I <sub>LIMIT</sub>  | Short-circuit Current Limit, I <sub>SCL</sub> | V <sub>OUT</sub> < 0.5 V                                                    |      | 0.5  | -    | Α    |
| T <sub>ACL</sub>    | Active Current Limit Response Time            | $V_{IN}$ = 12 V; $R_{SET}$ = 91 kΩ; $C_{LOAD}$ = 10 μF; switch in 10 Ω load | 117  | 150  | 220  | μs   |
| R <sub>DSCHRG</sub> | Output Discharge Resistance                   | V <sub>OUT</sub> = 0.4 V Input Bias; ON = LOW                               | 3.5  | 4.4  | 5.3  | kΩ   |
| ı                   | Analog MOSFET Current Monitor                 | I <sub>DS</sub> = 1 A                                                       | 9.3  | 10   | 10.7 | μΑ   |
| I <sub>OUT</sub>    | Output                                        | I <sub>DS</sub> = 3 A                                                       | 28.5 | 30   | 31.5 | μΑ   |

000-0059H1017-101 Page 3 of 34



### **Electrical Characteristics** (continued)

12 V  $\leq$  V<sub>IN</sub>  $\leq$  24 V; C<sub>IN</sub> = 47  $\mu$ F, T<sub>A</sub> = -40°C to 85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25°C

| Parameter              | Description Conditions                                          |                                                                                                                                                                      | Min.   | Тур.       | Max.                | Unit |
|------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|---------------------|------|
| T <sub>IOUT</sub>      | I <sub>OUT</sub> Response Time to Change Current in Main MOSFET | C <sub>IOUT</sub> = 180 pF;<br>Step load 0 to 2.4 A; 0% to 90% I <sub>OUT</sub>                                                                                      |        | 45         |                     | μs   |
| C <sub>LOAD</sub>      | Output Load Capacitance                                         | C <sub>LOAD</sub> connected from VOUT to GND                                                                                                                         |        | 47         |                     | μF   |
| т                      | ON Delay Time                                                   | 50% ON to 10% $V_{OUT}$ ↑;<br>$V_{IN}$ = 12 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 μF                                                         | 480    | 600        | 720                 | μs   |
| T <sub>ON_Delay</sub>  | ON Delay Time                                                   | 50% ON to $10%$ V <sub>OUT</sub> ↑;<br>V <sub>IN</sub> = $24$ V; C <sub>SLEW</sub> = $10$ nF;<br>R <sub>LOAD</sub> = $100$ Ω, C <sub>LOAD</sub> = $10\mu$ F          | 0.8    | 1.0        | 1.2                 | ms   |
|                        |                                                                 | 50% ON to 90% V <sub>OUT</sub> ↑                                                                                                                                     | Set by | External ( | C <sub>SLEW</sub> 1 | ms   |
| T <sub>Total_ON</sub>  | Total Turn-on Time                                              | 50% ON to $90%$ V <sub>OUT</sub> ↑;<br>V <sub>IN</sub> = 12 V; C <sub>SLEW</sub> = $10$ nF;<br>R <sub>LOAD</sub> = $100$ Ω, C <sub>LOAD</sub> = $10$ μF              | 2.9    | 3.6        | 4.3                 | ms   |
|                        |                                                                 | 50% ON to $90%$ V <sub>OUT</sub> ↑;<br>V <sub>IN</sub> = 24 V; C <sub>SLEW</sub> = $10$ nF;<br>R <sub>LOAD</sub> = $100$ Ω, C <sub>LOAD</sub> = $10$ μF              | 5.7    | 7.1        | 8.5                 | ms   |
|                        |                                                                 | 10% V <sub>OUT</sub> to 90% V <sub>OUT</sub> ↑                                                                                                                       | Set by | External ( | C <sub>SLEW</sub> 1 | V/m  |
| V <sub>OUT(SR)</sub>   | V <sub>OUT</sub> Slew rate                                      | 10% $V_{OUT}$ to 90% $V_{OUT}$ ↑;<br>$V_{IN}$ = 12 V or 24 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 μF                                          | 2.7    | 3.2        | 3.9                 | V/m  |
| T <sub>OFF_Delay</sub> | OFF Delay Time                                                  | 50% ON to $V_{OUT} \downarrow$ ;<br>R <sub>LOAD</sub> = 100 $\Omega$ , No C <sub>LOAD</sub>                                                                          |        | 15         |                     | μs   |
| T <sub>FALL</sub>      | V <sub>OUT</sub> Fall Time                                      | 90% $V_{OUT}$ to 10% $V_{OUT}$ ;<br>ON = HIGH-to-LOW;<br>$V_{IN}$ = 12 V or 24 V;<br>$R_{LOAD}$ = 100 $\Omega$ , No $C_{LOAD}$                                       | 10.4   | 12.7       | 14.3                | μs   |
| FAULT <sub>LOW</sub>   | FAULT Assertion Time                                            | Abnormal Step Load Current event to FAULT $\downarrow$ ; I <sub>ACL</sub> = 1 A; V <sub>IN</sub> = 24 V; R <sub>SET</sub> = 91 kΩ; switch in 20 $\Omega$ load        |        | 80         |                     | μs   |
| FAULT <sub>HIGH</sub>  | FAULT De-assertion Time                                         | Delay to $\overline{FAULT}\uparrow$ after fault condition is removed; I <sub>ACL</sub> = 1 A; V <sub>IN</sub> = 24 V; R <sub>SET</sub> = 91 kΩ; switch out 20 Ω load |        | 180        |                     | μs   |
| FAULT <sub>VOL</sub>   | FAULT Output Low Voltage                                        | I <sub>FAULT</sub> = 1 mA                                                                                                                                            |        | 0.2        |                     | V    |
| ON_V <sub>IH</sub>     | ON Pin Input High Voltage                                       |                                                                                                                                                                      | 0.9    |            | 5                   | V    |
| ON_V <sub>IL</sub>     | ON Pin Input Low Voltage                                        |                                                                                                                                                                      | -0.3   | 0          | 0.3                 | V    |
| SEL_V <sub>IH</sub>    | SEL pin Input High Voltage                                      |                                                                                                                                                                      | 1.65   |            | 4.5                 | V    |
| SEL_V <sub>IL</sub>    | SEL pin Input Low Voltage                                       |                                                                                                                                                                      | -0.3   |            | 0.3                 | V    |
| ON(Leakage)            | ON Pin Leakage Current                                          | 1 V ≤ ON ≤ 5 V or ON = GND                                                                                                                                           |        |            | 1                   | μΑ   |
| THERM <sub>ON</sub>    | Thermal Protection Shutdown Threshold                           |                                                                                                                                                                      |        | 145        |                     | °C   |
| THERM <sub>OFF</sub>   | Thermal Protection Restart Threshold                            |                                                                                                                                                                      |        | 125        |                     | °C   |

1. Refer to typical Timing Parameter vs.  $C_{\text{SLEW}}$  performance charts for additional information.

000-0059H1017-101 Page 4 of 34





000-0059H1017-101 Page 5 of 34



### **Typical Performance Characteristics**

## $\ensuremath{\mathsf{RDS}_\mathsf{ON}}\xspace$ vs. Temperature and $\ensuremath{\mathsf{V_{IN}}}\xspace$



 $I_{ACL}$  vs. Temperature and  $R_{SET}$ 



000-0059H1017-101 Page 6 of 34



I<sub>ACL</sub> vs. R<sub>SET</sub>



 $I_{\mbox{\scriptsize OUT}}$  vs. MOSFET IDS and  $V_{\mbox{\scriptsize IN}}$ 



000-0059H1017-101 Page 7 of 34





 $I_{OUT}$  vs. Temperature and MOSFET IDS



## $\rm V_{OUT}$ Slew Rate vs. Temperature, $\rm V_{IN},$ and $\rm C_{SLEW}$



000-0059H1017-101 Page 8 of 34





## $\rm T_{Total\_ON}$ vs. $\rm C_{SLEW}$ and $\rm V_{IN}$



000-0059H1017-101 Page 9 of 34





### **Timing Diagram - Basic Operation including Active Current Limit Protection**



000-0059H1017-101 Page 10 of 34





## **Timing Diagram - Active Current Limit & Thermal Protection Operation**



000-0059H1017-101 Page 11 of 34





## Timing Diagram - Basic Operation including Active Current + Internal FET SOA Protection



O00-0059H1017-101 Page 12 of 34





### SLG59H1017V Application Diagram



Figure 1. Test setup Application Diagram

## **Typical Turn-on Waveforms**



Figure 2. Typical Turn ON operation waveform for V<sub>IN</sub> = 12 V, C<sub>SLEW</sub> = 10 nF, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 100  $\Omega$ 

000-0059H1017-101 Page 13 of 34





Figure 3. Typical Turn ON operation waveform for V<sub>IN</sub> = 12 V, C<sub>SLEW</sub> = 18 nF, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 100  $\Omega$ 



Figure 4. Typical Turn ON operation waveform for V<sub>IN</sub> = 24 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 





Figure 5. Typical Turn ON operation waveform for V<sub>IN</sub> = 24 V,  $C_{SLEW}$  = 18 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$  Typical Turn-off Waveforms



Figure 6. Typical Turn OFF operation waveform for V<sub>IN</sub> = 12 V,  $C_{SLEW}$  = 10 nF, no  $C_{LOAD}$  ,  $R_{LOAD}$  = 100  $\Omega$ 

000-0059H1017-101 Page 15 of 34





Figure 7. Typical Turn OFF operation waveform for V  $_{IN}$  = 12 V, C  $_{SLEW}$  = 10 nF, C  $_{LOAD}$  = 10  $\mu\text{F},$  R  $_{LOAD}$  = 100  $\Omega$ 



Figure 8. Typical Turn OFF operation waveform for  $V_{IN}$  = 24 V,  $C_{SLEW}$  = 10 nF, no  $C_{LOAD}$  ,  $R_{LOAD}$  = 100  $\Omega$ 

O00-0059H1017-101 Page 16 of 34





Figure 9. Typical Turn OFF operation waveform for  $V_{IN}$  = 24 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$  Typical ACL Operation Waveforms



Figure 10. Typical ACL operation waveform for V  $_{IN}$  = 12 V,  $C_{LOAD}$  = 10  $\mu F$ ,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91  $k\Omega$ 

O00-0059H1017-101 Page 17 of 34





Figure 11. Typical ACL operation waveform for  $V_{IN}$  = 24 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91  $k\Omega$ 



Figure 12. Thermally induced SOA shutdown for V<sub>IN</sub> = 24 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{SET}$  = 91  $k\Omega$ ,  $I_{ACL}$  = 1 A,  $R_{LOAD}$  = 20  $\Omega$ ,

000-0059H1017-101 Page 18 of 34



## **Typical FAULT Operation Waveforms**



Figure 13. Typical  $\overline{FAULT}$  assertion waveform for  $V_{IN}$  = 12 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91  $k\Omega$ , switch on 9  $\Omega$  load



Figure 14. Typical FAULT de-assertion waveform for V<sub>IN</sub> = 12 V, C<sub>LOAD</sub> = 10  $\mu$ F, I<sub>ACL</sub> = 1 A, R<sub>SET</sub> = 91 k $\Omega$ , switch out 9  $\Omega$  load

000-0059H1017-101 Page 19 of 34





Figure 15. Typical FAULT assertion waveform for V<sub>IN</sub> = 24 V, C<sub>LOAD</sub> = 10  $\mu$ F, I<sub>ACL</sub> = 1 A, R<sub>SET</sub> = 91 k $\Omega$ , switch on 18.5  $\Omega$  load



Figure 16. Typical FAULT de-assertion waveform for V<sub>IN</sub> = 24 V, C<sub>LOAD</sub> = 10  $\mu$ F, I<sub>ACL</sub> = 1 A, R<sub>SET</sub> = 91 k $\Omega$ , switch out 18.5  $\Omega$  load

000-0059H1017-101 Page 20 of 34





### Typical I<sub>OUT</sub> Response Time Waveforms



Figure 17. Typical I $_{OUT}$  response time waveform for V $_{IN}$  = 12 V, C $_{LOAD}$  = 10  $\mu$ F, R $_{LOAD}$  = 12  $\Omega$  C $_{IOUT}$  = 0.18 nF, R $_{IOUT}$  = 84.5 k $\Omega$ , Load step 0 A to 1 A



Figure 18. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 12 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 12  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5 k $\Omega$ , Load step 1 A to 0 A

000-0059H1017-101 Page 21 of 34





Figure 19. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 24 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 24  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5 k $\Omega$ , Load step 0 A to 1 A



Figure 20. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 24 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 24  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5  $k\Omega$ , Load step 1 A to 0 A

000-0059H1017-101 Page 22 of 34



### **Typical SOA Waveforms**



Figure 21. Typical SOA waveform during power up on heavy load for V<sub>IN</sub> = 12 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{SET}$  = 30.1  $k\Omega$ ,  $R_{LOAD}$  = 3.5  $\Omega$ 



Figure 22. Extended typical SOA waveform during power up under heavy load for V<sub>IN</sub> = 12 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{SET}$  = 30.1 k $\Omega$ ,  $R_{LOAD}$  = 3.5  $\Omega$ 

000-0059H1017-101 Page 23 of 34





Figure 23. Typical SOA waveform during power up under heavy load for V  $_{IN}$  = 24 V,  $C_{LOAD}$  = 10  $\mu F,~R_{SET}$  = 30.1 k $\Omega,~R_{LOAD}$  = 12  $\Omega$ 



Figure 24. Extended typical SOA waveform during power up under heavy load for V<sub>IN</sub> = 24 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{SET}$  = 30.1 k $\Omega$ ,  $R_{LOAD}$  = 12  $\Omega$ 

000-0059H1017-101 Page 24 of 34





Figure 25. Typical non-monotonic V $_{OUT}$  ramping waveform during power up on heavy load for V $_{IN}$  = 24 V,  $C_{LOAD}$  = 470  $\mu$ F,  $R_{SET}$  = 91 k $\Omega$ ,  $R_{LOAD}$  = 40  $\Omega$ 

000-0059H1017-101 Page 25 of 34



### **Applications Information**

#### **HFET1 Safe Operating Area Explained**

Silego's HFET1 integrated power controllers incorporate a number of internal protection features that prevents them from damaging themselves or any other circuit or subcircuit downstream of them. One particular protection feature is their Safe Operation Area (SOA) protection. SOA protection is automatically activated under overpower and, in some cases, under overcurrent conditions. Overpower SOA is activated if package power dissipation exceeds an internal 15 W threshold and HFET1 devices will quickly switch off (open circuit) upon overpower detection and automatically resume (close) nominal operation once overpower condition no longer exists.

One of the possible ways to have an overpower condition trigger SOA protection is when HFET1 products are enabled into heavy output resistive loads and/or into large load capacitors. It is under these conditions to follow carefully the "Safe Start-up Loading" guidance in the Applications section of the datasheet. During an overcurrent condition, HFET1 devices will try to limit the output current to the level set by the external  $R_{\rm SET}$  resistor. Limiting the output current, however, causes an increased voltage drop across the FET's channel because the FET's RDS<sub>ON</sub> increased as well. Since the FET's RDS<sub>ON</sub> is larger, package power dissipation also increases. If the resultant increase in package power dissipation is greater than or equal to 15 W, internal SOA protection will be triggered and the FET will open circuit (switch off). Every time SOA protection is triggered, all HFET1 devices will automatically attempt to resume nominal operation after 160 ms. The automatic retry attempt only allows power-up with SOA at 5 W. This SOA fold back power ensures that the FET survives a short circuit condition. To clear the 5 W SOA fold back, switch the ON pin to "LOW" to power reset SOA to 15 W.

#### Safe Start-up Condition

SLG59H1017V has built-in protection to prevent over-heating during start-up into a heavy load. Overloading the VOUT pin with a capacitor and a resistor may result in non-monotonic  $V_{OUT}$  ramping (*Figure 25*) or repeated restarts (*Figure 21* to *Figure 24*). In general, under light loading on VOUT,  $V_{OUT}$  ramping can be controlled with  $C_{SLEW}$  value. The following equation serves as a guide:

$$C_{SLEW} = \frac{T_{RISE}}{V_{IN}} \times 4.9 \,\mu\text{A} \times \frac{20}{3}$$

where

T<sub>RISE</sub> = Total rise time from 10% V<sub>OUT</sub> to 90% V<sub>OUT</sub>

V<sub>IN</sub> = Input Voltage

C<sub>SLEW</sub> = Capacitor value for CAP pin

When capacitor and resistor loading on VOUT during start up, the following tables will ensure  $V_{OUT}$  ramping is monotonic without triggering internal protection:

| Safe Start-up Loading for V <sub>IN</sub> = 24 V (Monotonic Ramp)         |      |     |    |  |  |  |  |  |  |
|---------------------------------------------------------------------------|------|-----|----|--|--|--|--|--|--|
| Slew Rate (V/ms) $C_{SLEW} (nF)^2$ $C_{LOAD} (\mu F)$ $R_{LOAD} (\Omega)$ |      |     |    |  |  |  |  |  |  |
| 0.5                                                                       | 66.7 | 500 | 30 |  |  |  |  |  |  |
| 1.0                                                                       | 33.3 | 250 | 30 |  |  |  |  |  |  |
| 1.5                                                                       | 22.2 | 160 | 30 |  |  |  |  |  |  |
| 2.0 16.7                                                                  |      | 120 | 30 |  |  |  |  |  |  |
| 2.5                                                                       | 13.3 | 100 | 30 |  |  |  |  |  |  |

000-0059H1017-101 Page 26 of 34

| Safe Start-up Loading for V <sub>IN</sub> = 12 V (Monotonic Ramp)         |      |     |   |  |  |  |  |  |
|---------------------------------------------------------------------------|------|-----|---|--|--|--|--|--|
| Slew Rate (V/ms) $C_{SLEW} (nF)^2$ $C_{LOAD} (\mu F)$ $R_{LOAD} (\Omega)$ |      |     |   |  |  |  |  |  |
| 1                                                                         | 33.3 | 500 | 8 |  |  |  |  |  |
| 2                                                                         | 16.7 | 250 | 8 |  |  |  |  |  |
| 3                                                                         | 11.1 | 160 | 8 |  |  |  |  |  |
| 4                                                                         | 8.3  | 120 | 8 |  |  |  |  |  |
| 5                                                                         | 6.7  | 100 | 8 |  |  |  |  |  |

Note 2: Select the closest value tolerance capacitor.

### Setting the SLG59H1017V's Active Current Limit

| R <sub>SET</sub> (kΩ) | Active Current Limit (A) <sup>3</sup> |
|-----------------------|---------------------------------------|
| 91                    | 1                                     |
| 45                    | 2                                     |
| 30                    | 3                                     |
| 20                    | 4.5                                   |

Note 3: Active Current Limit accuracy is ±15% over voltage range and over temperature range.

#### Configuring the SLG59H1017V for 12 V V<sub>IN</sub> Lockout Applications

To configure the SLG59H1017V for conditioned 12 V  $\pm$ 10% V<sub>IN</sub> applications is simply a matter of connecting the SEL pin to GND as shown in *Figure A*. For other V<sub>IN</sub> lockout window applications, please consult Silego for additional information.

#### Figure A.



000-0059H1017-101 Page 27 of 34





### 24 V $V_{\text{IN}}$ and 12 V $V_{\text{IN}}$ Lockout Window Thresholds

Shown in Figure B and Figure C are the two sets of  $V_{IN}$  overvoltage/undervoltage lockout windows – one for conditioned 24 V ±5%  $V_{IN}$  systems and the second for conditioned 12 V ±10%  $V_{IN}$  systems. To avoid lockout threshold collision with nominal operation, the SLG59H1017V's  $V_{IN(OVLO)}$  min and  $V_{IN(UVLO)}$  max thresholds were set 0.1 V correspondingly higher than the system's nominal  $V_{IN}$  max or lower than the system's  $V_{IN}$  min range.



#### **Power Dissipation**

The junction temperature of the SLG59H1017V depends on different factors such as board layout, ambient temperature, and other environmental factors. The primary contributor to the increase in the junction temperature of the SLG59H1017V is the power dissipation of its power MOSFET. Its power dissipation and the junction temperature in nominal operating mode can be calculated using the following equations:

$$PD = RDS_{ON} \times I_{DS}^{2}$$

where:

PD = Power dissipation, in Watts (W) RDS<sub>ON</sub> = Power MOSFET ON resistance, in Ohms ( $\Omega$ ) I<sub>DS</sub> = Output current, in Amps (A) and

$$T_{.J} = PD \times \theta_{.JA} + T_{A}$$

where:

 $T_J$  = Junction temperature, in Celsius degrees (°C)  $\theta_{JA}$  = Package thermal resistance, in Celsius degrees per Watt (°C/W)  $T_A$  = Ambient temperature, in Celsius degrees (°C)

000-0059H1017-101 Page 28 of 34



### **Power Dissipation (continued)**

In current-limit mode, the SLG59H1017V's power dissipation can be calculated by taking into account the voltage drop across the power switch  $(V_{IN} - V_{OUT})$  and the magnitude of the output current in current-limit mode  $(I_{ACL})$ :

PD = 
$$(V_{IN}-V_{OUT}) \times I_{ACL}$$
 or  
PD =  $(V_{IN} - (R_{LOAD} \times I_{ACL})) \times I_{ACL}$ 

#### where:

PD = Power dissipation, in Watts (W)  $V_{IN}$  = Input Voltage, in Volts (V)  $R_{LOAD}$  = Load Resistance, in Ohms ( $\Omega$ )  $I_{ACL}$  = Output limited current, in Amps (A)  $V_{OUT}$  =  $R_{LOAD}$  x  $I_{ACL}$ 

O00-0059H1017-101 Page 29 of 34





### **Package Top Marking System Definition**



1017V - Part ID Field WW - Date Code Field<sup>1</sup> NNN - Lot Traceability Code Field<sup>1</sup> A - Assembly Site Code Field<sup>2</sup> RR - Part Revision Code Field<sup>2</sup>

Note 1: Each character in code field can be alphanumeric A-Z and 0-9

Note 2: Character in code field can be alphabetic A-Z

000-0059H1017-101 Page 30 of 34





### **Package Drawing and Dimensions**

# 18 Lead TQFN Package 1.6 x 3 mm (Fused Lead) JEDEC MO-220, Variation WCEE



## Unit: mm

| Symbol | Min   | Nom.     | Max  | Symbol | Min  | Nom. | Max  |
|--------|-------|----------|------|--------|------|------|------|
| Α      | 0.50  | 0.55     | 0.60 | D      | 2.95 | 3.00 | 3.05 |
| A1     | 0.005 | -        | 0.05 | E      | 1.55 | 1.60 | 1.65 |
| A2     | 0.10  | 0.15     | 0.20 | L      | 0.25 | 0.30 | 0.35 |
| b      | 0.13  | 0.18     | 0.23 | L1     | 0.64 | 0.69 | 0.74 |
| е      | (     | 0.40 BSC | ,    | L2     | 0.15 | 0.20 | 0.25 |
| L3     | 2.34  | 2.39     | 2.44 | L4     | 0.13 | 0.18 | 0.23 |

000-0059H1017-101 Page 31 of 34





## SLG59H1017V 18-pin STQFN PCB Landing Pattern



Note: All dimensions shown in micrometers (µm)

000-0059H1017-101 Page 32 of 34



### **Tape and Reel Specifications**

| Dookogo                       | # of         | Nominal              | Nominal Max Un |         | Units Reel & |         | Leader (min)   |         | (min)          | Таре          | Part          |
|-------------------------------|--------------|----------------------|----------------|---------|--------------|---------|----------------|---------|----------------|---------------|---------------|
| Package<br>Type               | # of<br>Pins | Package Size<br>[mm] | per Reel       | per Box | ox [mm]      | Pockets | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |
| STQFN<br>18L 0.4P<br>FC Green | 18           | 1.6 x 3 x 0.55       | 3,000          | 3,000   | 178 / 60     | 100     | 400            | 100     | 400            | 8             | 4             |

### **Carrier Tape Drawing and Dimensions**

| Package<br>Type               | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | Index Hole<br>to Pocket<br>Center | Tape Width |
|-------------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----------------------------------|------------|
|                               | Α0                  | В0                 | K0              | P0                  | P1              | D0                     | E                             | F                                 | W          |
| STQFN 18L<br>0.4P FC<br>Green | 1.78                | 3.18               | 0.76            | 4                   | 4               | 1.5                    | 1.75                          | 3.5                               | 8          |



## **Recommended Reflow Soldering Profile**

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 2.64 mm<sup>3</sup> (nominal). More information can be found at www.jedec.org.

000-0059H1017-101 Page 33 of 34



## **Revision History**

| Date      | Version | Change                                                                               |
|-----------|---------|--------------------------------------------------------------------------------------|
| 11/2/2017 |         | Updated V <sub>IN</sub> Max and V <sub>IN(OVLO)</sub> Min Fixed typos and formatting |
| 3/28/2017 | 1.00    | Production Release                                                                   |

000-0059H1017-101 Page 34 of 34